

#### **Features**

# One CVBS and One Full-HD Composite Video Filter Driver **Description**

1-SDTV Video Filter Support CVBS

 1-HDTV Video Filter Support Y'Pb'Pr'-1080p, R'G'B' or VGA/SVGA/XGA

Optimized 6<sup>th</sup>-order Butterworth Video reconstruction filter:

CVBS Channel: -3dB at 9MHz HD Channel: -3dB ≥ 72MHz

Support Multiple Input Biasing:

- Provide 80-mV Level-Shift when DC-Coupled

- Transparent Input Clamping when AC-Coupled

Support External DC Biasing when AC-Coupled

Very Low Quiescent Current: 14.5 mA(at 3.3V, Typical)

• 6dB Gain(2V/V), Rail TO Rail Output

 AC- or DC-Coupled Output Driving Dual Video Loads (75Ω)

Wide Power Supply: +3.0V to +5.5V Single Supply

Robust ESD Protection:

Robust 8kV – HBM and 2kV – CDM ESD Rating

Green Product, MSOP-8 and TSSOP-14 Package

**Applications** 

Video Signal Amplification

Set-Top Box Video Driver

PVR DVD Player Video Buffer

 Video Buffer for Portable or USB-Powered Video Devices

HDTV

TPF142 is a specially designed for consumer high-performance, applications, low-cost video reconstruction filter, it combine excellent video performance and low power consumption perfectly. It incorporates one standard-definition (CVBS) and one high-definition (HD) filter channels. All filters feature sixth-order Butterworth characteristics that are useful as digital-to-analog converter (DAC) reconstruction filters or as analog-to-digital converter (ADC) anti-aliasing filters. The HD filters can be bypassed to support filters. The HD filters can be bypassed to support 1080p60 video or up to quad extended graphics array (QXGA) RGB video.

As part of the TP142 flexibility, the input can be configured for ac- or dc-coupled inputs. The 84-mV output level shift allows for a full sync dynamic range at the output with 0-V input. The ac-coupled modes include a transparent sync-tip clamp option for composite video (CVBS), Y', and G'B'R' signals. AC-coupled biasing for C'/P'B/P'R channels can easily be achieved by adding an external resistor to VS+.

The TP142 rail-to-rail output stage with 6-dB gain allows for both ac and dc line driving. The ability to drive two lines, or  $75-\Omega$  loads, allows for maximum flexibility as a video line driver. The 14.5-mA total quiescent current at 3.3 V makes it an excellent choice for power-sensitive video applications.

TPF142 is available in MSOP-8 package (TPF142-VR) and TSSOP-14 package (TPF142-TR). Its operation temperature range is from -40°C to +85°C.

#### **Related Resources**

AN-1201: Application notes of TPF1x

#### **Function Block**



### **Order Information**

| Order<br>Number | Operating<br>Temperature<br>Range | Package      | Marking<br>Information | Transport Media,<br>Quantity |
|-----------------|-----------------------------------|--------------|------------------------|------------------------------|
| TPF142-VR       | -40 to 85°C                       | 8-Pin MSOP   | TPF142                 | Tape and Reel, 3,000         |
| TPF142-TR       | -40 to 85°C                       | 14-Pin TSSOP | TPF142                 | Tape and Reel, 3,000         |

### Pin configuration (Top View)



| Pin Name        | Function                                                                                                                                          |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| CVBS IN         | SD video input for CVBS signal, LPF = 9 MHz                                                                                                       |
| DIS FHD         | Disable Full-HD channel. Logic high disables the FHD channel and logic low enables the FHD channel. This pin defaults to logic high if left open. |
| FHD IN          | Full-HD video input, LPF = 72 MHz                                                                                                                 |
| +V <sub>S</sub> | Positive Power Supply                                                                                                                             |
| GND             | Ground                                                                                                                                            |
| FHD OUT         | Full-HD video output, LPF = 72 MHz                                                                                                                |
| DIS CVBS        | Disable SD channel. Logic high disables the SD channel and logic low enables the SD channel. This pin defaults to logic high if left open.        |
| CVBS OUT        | SD video output for CVBS signal, LPF = 9 MHz                                                                                                      |
| NC              | No Connection                                                                                                                                     |

## **Absolute Maximum Ratings\***

|                  | Parameters                           | Value                                | Units            |
|------------------|--------------------------------------|--------------------------------------|------------------|
|                  | Power Supply, V <sub>DD</sub> to GND |                                      | V                |
| $V_{IN}$         | Input Voltage                        | V <sub>DD</sub> + 0.3V to GND - 0.3V |                  |
| Io               | Output Current                       | 65                                   | I <sub>O</sub>   |
| TJ               | Maximum Junction Temperature         | 150                                  | TJ               |
| T <sub>A</sub>   | Operating Temperature Range          | -45 to 85                            | T <sub>A</sub>   |
| T <sub>STG</sub> | Storage Temperature Range            | -65 to 150                           | T <sub>STG</sub> |
| TL               | Lead Temperature (Soldering 10 sec)  | 300                                  | TL               |

<sup>\*</sup> **Note:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

### ESD, Electrostatic Discharge Protection

| Symbol | Parameter                | Condition                  | Minimum<br>Level | Unit |
|--------|--------------------------|----------------------------|------------------|------|
| HBM    | Human Body Model ESD     | MIL-STD-883H Method 3015.8 | 8                | kV   |
| CDM    | Charged Device Model ESD | JEDEC-EIA/JESD22-C101E     | 2                | kV   |

# **Electrical Characteristics** All test condition is VDD = 3.3V, TA = $\pm 25^{\circ}$ C, RL = $150\Omega$ to GND, unless otherwise noted.

| SYMBOL                  | PARAMETER                           | CONDITIONS                                                                                | MIN  | TYP   | MAX  | UNITS |
|-------------------------|-------------------------------------|-------------------------------------------------------------------------------------------|------|-------|------|-------|
| Input Electr            | ical Specifications                 |                                                                                           |      | 1     |      |       |
| +V <sub>S</sub>         | Supply Voltage Range                |                                                                                           | 3.0  |       | 5.5  | V     |
|                         |                                     | +V <sub>S</sub> = 3.3V, V <sub>IN</sub> = 500mV, no load, all channels on                 |      | 14.5  |      | mA    |
|                         |                                     | +V <sub>S</sub> = 3.3V, V <sub>IN</sub> = 500mV, no load, SD channel on, FHD channel off  |      | 3.66  |      | mA    |
|                         |                                     | $+V_{S} = 3.3V, V_{IN} = 500 \text{mV}, \text{ no load, SD}$                              |      | 11.24 |      | mA    |
|                         |                                     | channel off, FHD channel on +V <sub>S</sub> = 3.3V, V <sub>IN</sub> = 500mV, no load, all |      |       |      | -     |
| $I_Q$                   | Quiescent current (I <sub>Q</sub> ) | channels off                                                                              |      | 1     |      | μA    |
| ····                    | Quioscom current (1Q)               | $+V_S = 5V$ , $V_{IN} = 500$ mV, no load, all channels on                                 |      | 14.89 |      | mA    |
|                         |                                     | +V <sub>S</sub> = 5V, V <sub>IN</sub> = 500mV, no load, SD channel on, FHD channel off    |      | 3.67  |      | mA    |
|                         |                                     | +V <sub>S</sub> = 5V, V <sub>IN</sub> = 500mV, no load, SD channel off, FHD channel on    |      | 11.27 |      | mA    |
|                         |                                     | $+V_S = 5V$ , $V_{IN} = 500$ mV, no load, all channels off                                |      | 1     |      | μA    |
| I <sub>CLAMP-DOWN</sub> | Clamp Discharge Current             | V <sub>IN</sub> =300mV, measure current                                                   | 1.5  | 2.0   | 5.1  | μA    |
| I <sub>CLAMP-UP</sub>   | Clamp Charge Current                | V <sub>Y</sub> = -0.2V                                                                    | -1.5 | -1.7  |      | mA    |
| V <sub>CLAMP</sub>      | Input Voltage Clamp                 | I <sub>Y</sub> = -100μA                                                                   | -40  | 0     | +40  | mV    |
| R <sub>IN</sub>         | Input Impedance                     | 0.5V < V <sub>Y</sub> < 1V                                                                | 0.5  | 3     |      | МΩ    |
| AV                      | Voltage Gain                        | $V_{IN}$ =0.5V,1V or 2V $R_L$ =150 $\Omega$ to GND                                        | 5.9  | 6.01  | 6.03 | dB    |
| ΔΑV                     | Channel Mismatch                    |                                                                                           | -2   |       | +2   | %     |
| Vols                    | Output Level Shift Voltage          | V <sub>IN</sub> = 0V, no load, input referred                                             | 53   | 80    | 124  | mV    |
| V <sub>OL</sub>         | Output Voltage Low Swing            | $V_{IN} = -0.3V, R_L = 75\Omega$                                                          |      | 0.05  |      | V     |
| V <sub>OH</sub>         | Output Voltage High Swing           | $V_{IN}$ = 3V, $R_L$ =75 $\Omega$ to GND (dual load)                                      |      | 3.18  |      | V     |
| PSRR                    | Dawar Cumply Daigation Datia        | $\Delta V_{DD} = 3.3 \text{V to } 3.6 \text{V}$                                           |      | 61    |      | dB    |
| PORK                    | Power Supply Rejection Ratio        | $\Delta V_{DD} = 5.0 V$ to 5.5 V, 50 Hz                                                   |      | 67    |      | dB    |
| ı                       | Chart aircuit aurrant               | $V_{IN} = 2V$ , $10\Omega$ , output to GND                                                | 65   |       |      | mA    |
| Isc                     | Short-circuit current               | V <sub>IN</sub> =0.1V, output short to V <sub>DD</sub>                                    | 65   |       |      | mA    |
| V <sub>IH</sub>         | Disable Threshold                   | V <sub>DD</sub> = 3.0V to 5.5V                                                            | 1.6  |       |      | V     |
| V <sub>IL</sub>         | Enable Threshold                    | V <sub>DD</sub> = 3.0V to 5.5V                                                            |      |       | 0.4  | ٧     |
| t <sub>ON</sub>         | Enable Time                         | V <sub>IN</sub> = 500mV, V <sub>OUT</sub> to 1%                                           |      | 1000  |      | ns    |
| t <sub>OFF</sub>        | Disable Time                        | V <sub>IN</sub> = 500mV, V <sub>OUT</sub> to 1%                                           |      | 1000  |      | ns    |

**TPF142**One CVBS and One Full-HD Composite Video Filter Driver

| SYMBOL               | PARA                      | METER       | CONDITIONS                                     | MIN  | TYP  | MAX  | UNITS  |
|----------------------|---------------------------|-------------|------------------------------------------------|------|------|------|--------|
| AC Electric          | al Specification          | s           |                                                |      | •    | •    | •      |
| -1dB                 |                           | SD Channel  | - R <sub>L</sub> =150Ω                         | 7.6  | 8.2  | 9.1  | NAL I— |
| f <sub>-1dB</sub>    | Bandwidth                 | FHD Channel | 1 KL-1007                                      | 53.1 | 63.2 | 72.9 | MHz    |
| f <sub>-3dB</sub>    | -3dB                      | SD Channel  | - R <sub>L</sub> =150Ω                         | 7.8  | 9.0  | 10.5 | MHz    |
| I-3dB                | Bandwidth                 | FHD Channel | N13077                                         | 63.7 | 71.5 | 80.1 | IVIITZ |
| ۸#                   | Stop Band                 | SD Channel  | f = 27MHz                                      | 38.2 | 57.2 |      | dB     |
| Att <sub>27MHz</sub> | Attenuation               | FHD Channel | f =148MHz                                      | 34.0 | 39.0 |      | dB     |
| dG                   | Differential Gai          | n           | Video input range 1V                           | -0.1 | 0.4  | 0.8  | %      |
| dP                   | Differential Pha          | ase         | Video input range 1V                           | -1.1 | 0.7  | 1.1  | ٥      |
| TUD                  | Total                     | SD Channel  | f=1MHz, V <sub>OUT</sub> =1.4V <sub>PP</sub>   | 0.03 | 0.1  | 0.2  | - %    |
| THD                  | Harmonic Distortion       | FHD Channel | f=10MHz, V <sub>OUT</sub> =1.4V <sub>PP</sub>  |      | 0.15 |      | 70     |
| D/DT                 | Group Delay               | SD Channel  | f = 100kHz to 5MHz                             |      | 5.4  |      |        |
| ו ט/ט                | Variation                 | FHD Channel | f = 100kHz t0 60MHz                            |      | 6.0  |      | ns     |
| X <sub>TALK</sub>    | Channel Crosst            | alk         | f = 1MHz, V <sub>OUT</sub> =1.4V <sub>PP</sub> | -68  | -74  |      | dB     |
| SNR                  | Signal-to-Nois            | SD Channel  | f= 100kHz to 4.43MHz                           | 65   | 69   |      | ٦D     |
| SINK                 | e Ration                  | FHD Channel | f= 100kHz to 60MHz                             |      | 64   |      | dB     |
| R <sub>OUT_AC</sub>  | 输出阻抗                      |             | f = 10MHz                                      |      | 0.5  |      | Ω      |
| CLG                  | Chroma-Luma-Channel)      |             | 400kHz to 3.58MHz and 4.43MHz                  |      | 0.18 | 0.4  | dB     |
| CLD                  | Chroma-Luma-l<br>Channel) | Delay (SD   | 400kHz to 3.58MHz and 4.43MHz                  |      | 5    |      | ns     |

# **Typical Performance Characteristics** All test condition is VDD = 3.3V, TA = $+25^{\circ}$ C, RL = $150\Omega$ to GND, unless otherwise noted.



Figure 1. Small-Scale Frequency Response(SD Channel)



Figure 3. Gain Vs. Frequency With C<sub>LOAD</sub> (SD Channel)



Figure 5. Group Delay vs Frequency (SD Channel)



Figure 2. Small-Scale Frequency Response (FHD Channel)



Figure 4. Gain Vs. Frequency With C<sub>LOAD</sub>(FHD Channel)



Figure 6. Group Delay vs Frequency (FHD Channel)



Figure 7. PSRR Vs. Frequency(SD)



Figure 9. Large-Signal Pulse Response Vs. Time (SD Channel)



Figure 11. Large-Signal Pulse Response Vs. Time (FHD Channel)



Figure 8. PSRR Vs. Frequency(FHD)



Figure 10. Small-Signal Pulse Response Vs. Time (SD Channel)



Figure 11. Small-Signal Pulse Response Vs. Time (FHD Channel)

### **Application Information**

The TPF142 is targeted for systems that require a single standard-definition (CVBS) video output for CVBS video support along with single high-definition (HD) video outputs. Although it can be used for numerous other applications, the needs and requirements of the video signal are the most important design parameters of the TPF142. The TPF142 incorporates many features not typically found in integrated video parts while consuming very low power.

### **Internal Sync Clamp**

The typical embedded video DAC operates from a ground referenced single supply. This becomes an issue because the lower level of the sync pulse output may be at a 0V reference level to some positive level. The problem is presenting a 0V input to most single supply driven amplifiers will saturate the output stage of the amplifier resulting in a clipped sync tip and degrading the video image. A larger positive reference may offset the input above its positive range.

The TPF142 features an internal sync clamp and offset function to level shift the entire video signal to the best level before it reaches the input of the amplifier stage. These features are also helpful to avoid saturation of the output stage of the amplifier by setting the signal closer to the best voltage range.

The simplified block diagram of the TPF142 in Page-1. The AC coupled video sync signal is pulled negative by a current source at the input of the comparator amplifier. When the sync tip goes below the comparator threshold the output comparator is driven negative, The PMOS device turns on clamping sync tip to near ground level. The network triggers on the sync tip of video signal.

# **Droop Voltage and DC Restoration**

Selection of the input AC-coupling capacitance is based on the system requirements. A typical sync tip width of a  $64\mu s$  NTSC line is  $4\mu s$  during which clamp circuit restores its DC level. In the remaining  $60\mu s$  period, the voltage droops because of a small constant  $2.0\mu A$  sinking current. If the AC-coupling

capacitance is  $0.1\mu F$ , the maximum droop voltage is about 1mV which is restored by the clamp circuit. The maximum pull-up current of the clamp circuit is 1.7mA. For a 4 $\mu s$  sync tip width and  $0.1\mu F$  capacitor, the maximum restoration voltage is about 80mV.

The line droop voltage will increase if a smaller AC-coupling capacitance is used. For the same reason, if larger capacitance is used the line droop voltage will decrease. Table 1 is droop voltage and maximum restoration voltage of the clamp for typical capacitance.

Table 1. Maximum restoration voltage and droop voltage of Y and CVBS signals for different capacitance

| CAP VALUE<br>(nF) | DROOP IN 60µs<br>(mV) | CHARGE IN 4µs<br>(mV) |
|-------------------|-----------------------|-----------------------|
| 100               | 1.2                   | 68                    |
| 1,000             | 0.12                  | 6.8                   |

### Low Pass Filter--Sallen Key

The Sallen Key is a classic low pass configuration. This provides a very stable low pass function, and in the case of the TPF142, two six-pole roll-off at around 9MHz and 72MHz. The six-pole function is accomplished with an RC low pass network placed in series with and before the Sallen Key.

### **Output Couple**

TPF142 output could support both "AC Couple" and "DC Couple", if use "AC Couple", this capacitor is typically between 220-μF and 1000-μF, although 470-μF is common. This value of this capacitor must be this large to minimize the line tilt (droop) and/or field tilt associated with ac-coupling as described previously in this document.

The TPF142 internal sync clamp makes it possible to DC couple the output to a video load, eliminating the need for any AC coupling capacitors, thereby saving board space and additional expense for capacitors. This makes the TPF142 extremely attractive for portable video applications. Additionally, this solution completely eliminates the issue of field tilt in the lower frequency. The trade off is greater demand of supply current. Typical load current for AC coupled is around

1mA, compared to typical 6.6mA used when DC coupling.

# Output Drive Capability and Power Dissipation

With the high output drive capability of the TPF142, it is possible to exceed the +125°C absolute maximum junction temperature under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for an application to determine if load conditions or package types need to be modified to assure operation of the amplifier in a safe operating area. The maximum power dissipation allowed in a package is determined according to Equation:

$$PD_{MAX} = \frac{T_{JMAX} - T_{AMAX}}{\theta_{JA}}$$

Where:

 $T_{JMAX}$  = Maximum junction temperature

T<sub>AMAX</sub> = Maximum ambient temperature

⊙ JA = Thermal resistance of the package

The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or: for sourcing:

$$PD_{MAX} = V_{s} \times I_{SMAX} + (V_{s} - V_{OUT}) \times \frac{V_{OUT}}{R_{L}}$$

Where:

V<sub>S</sub> = Supply voltage

I<sub>SMAX</sub> = Maximum quiescent supply current

V<sub>OUT</sub> = Maximum output voltage of the application

R<sub>LOAD</sub> = Load resistance tied to ground

By setting the two PDMAX equations equal to each other, we can solve the output current and RLOAD to avoid the device overheat.

# Power Supply Bypassing Printed Circuit Board Layout

As with any modern operational amplifier, a good printed circuit board layout is necessary for optimum performance. Lead lengths should be as short as possible. The power supply pin must be well bypassed to reduce the risk of oscillation. For normal single supply operation, a single 4.7 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor from VS+ to GND will suffice.

### **VIDEO FILTER DRIVER SELECTION GUIDE**

| P/N      | Product Description                                                                              | Channel | -3dB Bandwidth | Package  |
|----------|--------------------------------------------------------------------------------------------------|---------|----------------|----------|
| TPF110   | Low power, enable function and                                                                   | 1-SD    | 9MHz           | SC70-5   |
| /TPF110L | SAG correction, 1 channel 6 <sup>th</sup> order 9MHz                                             |         |                | SOT23-6  |
| TPF113   | Low power 3 channel, 6th-order 9MHz SD video filter                                              | 3-SD    | 9MHz           | SO-8     |
| TPF114   | Low power 4 channel, 6th-order                                                                   | 4-SD    | 9MHz           | MSOP-10  |
|          | 9MHz SD video filter                                                                             |         |                | TSSOP-14 |
| TPF116   | Low power 4 channel, 6th-order<br>9MHz SD video filter for CVBS,<br>SVIDEO                       | 6-SD    | 9MHz           | TSSOP-14 |
| TPF123   | 3 channel 6th-order 13.5MHz,<br>960H/720H-CVBS video filter or<br>Y'Pb'Pr 480P/576P video filter | 3-ED    | 13.5MHz        | SO-8     |
| TPF133   | Low power 3 channel, 6th-order 36MHz HD video filter                                             | 3-HD    | 36MHz          | SO-8     |
| TPF134   | Low power 3 channel, 6th-order                                                                   | 1-SD&   | 9MHz           | MSOP-10  |

TPF142
One CVBS and One Full-HD Composite Video Filter Driver

|        | 36MHz HD video filter and 1 channel SD video filter                                          | 3-SD           | 36MHz         | TSSOP-14            |
|--------|----------------------------------------------------------------------------------------------|----------------|---------------|---------------------|
| TPF136 | Low power 3 channel, 6th-order<br>36MHz HD video filter and 3 channel<br>SD video filter     | 3-SD&<br>3-HD  | 9MHz<br>36MHz | TSSOP-20            |
| TPF143 | Low power 3 channel, 6th-order 72MHz Full HD video filter                                    | 3-FHD          | 72MHz         | SO-8                |
| TPF144 | Low power 3 channel, 6th-order 72MHz Full HD video filter and 1 channel SD video filter      | 1-SD&<br>3-FHD | 9MHz<br>72MHz | MSOP-10<br>TSSOP-14 |
| TPF146 | Low power 3 channel, 6th-order<br>72MHz Full HD video filter and3<br>channel SD video filter | 3-SD&<br>3-FHD | 9MHz<br>72MHz | TSSOP-20            |
| TPF153 | Low power 3 channel, 6th-order<br>220MHz Full HD video filter                                | 3-CH           | 220MHz        | SO-8                |

### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| Revision | Change                                                           |
|----------|------------------------------------------------------------------|
| Rev1.0   | Initial Release                                                  |
|          | Delete Vін Max Value data, Add Vін Min Value data 1.6V on page 4 |
| Rev1.1   | Delete VIL Min Value data, Add VIL Max Value data 0.4V on page 4 |
|          | Change page header Date from @2013 to @2014                      |

### **Package Outline Dimensions**

10 Lead MSOP Package——Main Body 3.00 mm [MSOP\_N]



|        | Dimension      | าร    | Dimensions | In    |  |
|--------|----------------|-------|------------|-------|--|
| Symbol | In Millimeters |       | Inches     |       |  |
|        | Min            | Max   | Min        | Max   |  |
| Α      | 0.800          | 1.200 | 0.031      | 0.047 |  |
| A1     | 0.000          | 0.200 | 0.000      | 0.008 |  |
| A2     | 0.760          | 0.970 | 0.030      | 0.038 |  |
| b      | 0.30 TYP       |       | 0.012 TYP  |       |  |
| С      | 0.15 TYP       |       | 0.006 TYP  |       |  |
| D      | 2.900          | 3.100 | 0.114      | 0.122 |  |
| е      | 0.65 TYP       |       | 0.026      |       |  |
| E      | 2.900          | 3.100 | 0.114      | 0.122 |  |
| E1     | 4.700          | 5.100 | 0.185      | 0.201 |  |
| L1     | 0.410          | 0.650 | 0.016      | 0.026 |  |
| θ      | 0°             | 6°    | 0°         | 6°    |  |



## **Package Outline Dimensions**

14 Lead TSSOP Package——Main Body 4.40 mm [TSSOP\_N]







|        | Dimensions |            |      |  |  |
|--------|------------|------------|------|--|--|
| Symbol | In         | Millimeter | s    |  |  |
|        | MIN        | TYP        | MAX  |  |  |
| Α      | -          | -          | 1.20 |  |  |
| A1     | 0.05       | -          | 0.15 |  |  |
| A2     | 0.90       | 1.00       | 1.05 |  |  |
| b      | 0.20       | -          | 0.28 |  |  |
| С      | 0.10       | -          | 0.19 |  |  |
| D      | 4.86       | 4.96       | 5.06 |  |  |
| E      | 6.20       | 6.40       | 6.60 |  |  |
| E1     | 4.30       | 4.40       | 4.50 |  |  |
| е      |            | 0.65 BSC   |      |  |  |
| L      | 0.45       | 0.60       | 0.75 |  |  |
| L1     | 1.00 REF   |            |      |  |  |
| L2     | 0.25 BSC   |            |      |  |  |
| R      | 0.09       | -          | -    |  |  |
| θ      | 0°         | -          | 8°   |  |  |

#### IMPORTANT NOTICE AND DISCLAIMER

Copyright© 3PEAK 2012-2023. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.